|    | Title                                       | Design requiremnents  Description                                                                                                         | Issues/Concern                                                           | Setup                                                            | Generate                                | Verfication Check                                                                                              | Requirments  Cover                     | Link | Covera; | ge Links<br>Weight | Goal |
|----|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|------------------------------------------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------|----------------------------------------|------|---------|--------------------|------|
|    |                                             |                                                                                                                                           |                                                                          |                                                                  |                                         |                                                                                                                |                                        |      |         |                    |      |
|    |                                             |                                                                                                                                           |                                                                          |                                                                  |                                         | ARVALID, AWVALID,                                                                                              |                                        |      |         |                    |      |
|    | Asyncron<br>us RST                          | Reset the entire design                                                                                                                   | N/A                                                                      | ANRST == 0 eveything else can be randomized                      | ANRST ==<br>0                           | WVALID, AWVALID,<br>WVALID == 0, these<br>signals can only be<br>driven high if RST is<br>high at a clock edge | Cover point SVA                        |      |         | 1                  | 100  |
| 4  |                                             | 300/611                                                                                                                                   |                                                                          | Edd                                                              |                                         | SOOK GUEE                                                                                                      |                                        |      |         | 1                  | 100  |
|    |                                             |                                                                                                                                           |                                                                          | set internal signals                                             | Random<br>stimulus<br>with<br>contraint | Signals being                                                                                                  |                                        |      |         |                    |      |
|    | complian                                    | When valid is high and ready is low, signals that are accicated with valid do not change                                                  | N/A                                                                      | to cause YXVALID =<br>1 and YXREADY = 0                          | AXVALID =<br>1 and                      | associated with valid<br>field are constant<br>even when ready goes                                            | Cover point SVA                        |      |         | 1                  | 100  |
| _  | <u>ce</u>                                   | uonocciange                                                                                                                               | IV/A                                                                     | r can be A of fluit)                                             | - 0                                     | IOW                                                                                                            | Cover politicava                       |      |         | 1                  | 100  |
|    | Hand                                        |                                                                                                                                           |                                                                          | set internal signals                                             |                                         |                                                                                                                |                                        |      |         |                    |      |
|    |                                             | valid goes low and ready is high,<br>values can change that are planning<br>to be sent                                                    |                                                                          | to cause YXVALID<br>low and YXREADY<br>high                      | Random<br>stimulus                      | Check that signals<br>wither change or do<br>not change                                                        | SVA                                    |      |         | 1                  | 100  |
|    |                                             |                                                                                                                                           |                                                                          |                                                                  |                                         |                                                                                                                |                                        |      |         |                    |      |
|    |                                             |                                                                                                                                           |                                                                          |                                                                  |                                         |                                                                                                                |                                        |      |         |                    |      |
|    |                                             |                                                                                                                                           |                                                                          |                                                                  |                                         | Check AWADDR is as<br>expected<br>WLAST transfer must<br>complete before                                       |                                        |      |         |                    |      |
|    | Master<br>Write                             |                                                                                                                                           |                                                                          | set internal signals<br>to cause AWLEN =                         |                                         | BVALID is asserted  Check WDATA sent is correct                                                                |                                        |      |         |                    |      |
|    | simple (1<br>byte 1<br>transfer)            | Write 1 byte to slave                                                                                                                     | N/A                                                                      |                                                                  | Random<br>stimulus                      | Check if data sent is correct                                                                                  | Cover point                            |      |         | 1                  | 100  |
|    |                                             |                                                                                                                                           |                                                                          |                                                                  |                                         |                                                                                                                |                                        |      |         |                    |      |
|    |                                             |                                                                                                                                           |                                                                          |                                                                  |                                         | RVALID cannot be asserted until                                                                                |                                        |      |         |                    |      |
|    | Master<br>Read<br>simple (1<br>byte, 1      |                                                                                                                                           |                                                                          | set internal signals<br>to cause ARLEN =                         | Random                                  | ARADDR has been trasnfered  Check RDATA read is                                                                |                                        |      |         |                    |      |
| .2 | cransfer)                                   | Read 1 byte from slave                                                                                                                    | N/A                                                                      | 4'b0 and ARSIZE = 0                                              | stimulus                                | correct                                                                                                        | Cover point                            |      |         | 1                  | 100  |
|    |                                             |                                                                                                                                           |                                                                          |                                                                  |                                         |                                                                                                                |                                        |      |         |                    |      |
|    |                                             |                                                                                                                                           |                                                                          | Randomize internal signal to cause                               |                                         | Master writes we check BRESP is ok on each write up to the                                                     |                                        |      |         |                    |      |
|    | Master<br>Write<br>FULL                     | write up to full AXI througput metrics                                                                                                    | N/A                                                                      | random AWLEN and<br>fix AWSIZE = Max<br>value                    | Rand<br>stimulus                        | full 2048 bytes of<br>data (max AXI<br>throughput)                                                             | Cover point for max throughput of 2048 |      |         | 1                  | 100  |
|    |                                             |                                                                                                                                           |                                                                          | <b>D</b> •                                                       |                                         |                                                                                                                |                                        |      |         |                    |      |
|    | Master<br>Read<br>FULL                      | read up to 6.11 thm                                                                                                                       | N/A                                                                      |                                                                  |                                         | Max throughput of                                                                                              | Cover pointmax throughput of           |      |         |                    |      |
| .2 | FULL                                        | read up to full AXI througput metrics                                                                                                     | IVIA                                                                     | value                                                            | stimulus                                | read data is correct                                                                                           | 2048                                   |      |         | 1                  | 100  |
|    |                                             |                                                                                                                                           |                                                                          |                                                                  |                                         |                                                                                                                |                                        |      |         |                    |      |
|    |                                             |                                                                                                                                           |                                                                          |                                                                  |                                         | FIXED:<br>AXADARR no change                                                                                    |                                        |      |         |                    |      |
|    |                                             |                                                                                                                                           |                                                                          |                                                                  |                                         | if read RDATA as expected  INCR:                                                                               |                                        |      |         |                    |      |
|    |                                             |                                                                                                                                           |                                                                          |                                                                  |                                         | AXADRR increments<br>by value I expect<br>if read RDATA should<br>be as expected                               |                                        |      |         |                    |      |
|    |                                             |                                                                                                                                           |                                                                          |                                                                  | Rand                                    | WRAP:<br>AXADDR wraps<br>around after hitting                                                                  |                                        |      |         |                    |      |
|    | Burst<br>modes                              | Each mode upholds its specific                                                                                                            |                                                                          | Randomize the<br>Burst signal with                               | constraint<br>that<br>AXBURST           | max address range<br>for<br>if read RDATA should<br>be as expected                                             |                                        |      |         |                    |      |
| .1 | Writing                                     | standards                                                                                                                                 | N/A                                                                      | constraint                                                       | != 2'b11                                |                                                                                                                | Cover point                            |      |         | 1                  | 100  |
|    |                                             |                                                                                                                                           |                                                                          |                                                                  |                                         |                                                                                                                |                                        |      |         |                    |      |
|    |                                             |                                                                                                                                           |                                                                          |                                                                  |                                         | FIXED:<br>AXADARR no change                                                                                    |                                        |      |         |                    |      |
|    |                                             |                                                                                                                                           |                                                                          |                                                                  |                                         | if read RDATA as expected                                                                                      |                                        |      |         |                    |      |
|    |                                             |                                                                                                                                           |                                                                          |                                                                  |                                         | AXADRR increments<br>by value I expect<br>if read RDATA should<br>be as expected                               |                                        |      |         |                    |      |
|    |                                             |                                                                                                                                           |                                                                          |                                                                  |                                         | WRAP:<br>AXADDR wraps<br>around after hitting                                                                  |                                        |      |         |                    |      |
|    |                                             | Each mode upholds its specific                                                                                                            | NI/A                                                                     | randomize burst                                                  | Rand                                    | max address range<br>for<br>if read RDATA should<br>be as expected                                             | Cover point                            |      |         |                    |      |
| .2 | Reading                                     | standards                                                                                                                                 | N/A                                                                      | signal                                                           | stimulus                                |                                                                                                                | SVA                                    |      |         | 1                  | 100  |
|    |                                             |                                                                                                                                           | I do not think I                                                         |                                                                  | Rand<br>stimulus<br>with                | Check every possible                                                                                           |                                        |      |         |                    |      |
| 6  | Cache<br>Complian<br>ce                     | All cache values are tested and specifications are met                                                                                    | can test this without an interconnect                                    | randomize cache<br>signals                                       |                                         | check every possible<br>combination making<br>sure that cache<br>signals are abided by                         | Cover point                            |      |         | 1                  | 100  |
|    |                                             |                                                                                                                                           |                                                                          |                                                                  |                                         |                                                                                                                |                                        |      |         |                    |      |
|    |                                             |                                                                                                                                           |                                                                          |                                                                  |                                         |                                                                                                                |                                        |      |         |                    |      |
|    |                                             |                                                                                                                                           |                                                                          |                                                                  |                                         |                                                                                                                |                                        |      |         |                    |      |
| 7  |                                             | Check all possible combinations, privileged vs unprevliged, secure vs unsecure, data vs instruction (Still confused on what this entails) | Do not know<br>how to test<br>exactly                                    | IDK                                                              | Rand<br>stimulus                        | Not sure yet                                                                                                   | Cover point                            |      |         | 1                  | 100  |
| 4  | <u>uge</u>                                  | and chickens                                                                                                                              |                                                                          |                                                                  | weuð                                    |                                                                                                                |                                        |      |         | 1                  | 100  |
|    |                                             |                                                                                                                                           |                                                                          |                                                                  |                                         |                                                                                                                |                                        |      |         |                    |      |
|    |                                             |                                                                                                                                           |                                                                          |                                                                  |                                         |                                                                                                                |                                        |      |         |                    |      |
|    |                                             |                                                                                                                                           |                                                                          |                                                                  |                                         |                                                                                                                |                                        |      |         |                    |      |
|    |                                             | Start the AW or AR addr at a weird spot so not the entire data is received (example: 0x1, size is 32                                      |                                                                          |                                                                  |                                         | Make sure data read                                                                                            |                                        |      |         |                    |      |
| ٥  |                                             | bits, on the 1st transfer only 1-3<br>bytes are written or read and then<br>from there each word should be fully                          | N/A                                                                      | Randomize internal<br>signals so AXADRR<br>is unalligned         | Rand<br>stimulus                        | Make sure data read<br>back during reads<br>makes sense and the<br>unalligned transfer is<br>correct           | Cover point                            |      |         | 1                  | 100  |
|    | ERROR                                       | Juli                                                                                                                                      | IVIA                                                                     |                                                                  | ouπulus                                 | CONTECT                                                                                                        | oover pullit                           |      |         | 1                  | 100  |
|    |                                             | Send an unsupported address to slave                                                                                                      | N/A                                                                      | Set AXADDR to a<br>value that Is not<br>available                |                                         | DECRR signal should<br>go high                                                                                 | Cover point                            |      |         | 1                  | 100  |
|    | ERROR<br>FIFO                               | Send too much data to slave causing                                                                                                       |                                                                          | Send/ read more                                                  | Rand                                    | SI NED -1                                                                                                      | Course                                 |      |         |                    |      |
| .2 | overrun                                     | a SLVRRR                                                                                                                                  | N/A                                                                      | data then size of fifo                                           | stimulus                                | SLVRR should go high                                                                                           | Cover point                            |      |         | 1                  | 100  |
|    |                                             |                                                                                                                                           |                                                                          |                                                                  |                                         | Preform a Exclusive write to a location                                                                        |                                        |      |         |                    |      |
| 10 |                                             | Make sure RMW is supported and check accordingly                                                                                          | N/A                                                                      | Set internal signals<br>such that AXLOCK =<br>exclusive transfer | Rand<br>stimulus                        | write to a location<br>and read value later<br>to make sure the read<br>was exclusive                          | Cover point                            |      |         | 1                  | 100  |
|    |                                             |                                                                                                                                           |                                                                          |                                                                  |                                         |                                                                                                                |                                        |      |         |                    |      |
|    |                                             |                                                                                                                                           | Last of my list<br>will be amazing<br>if I do it but<br>everything above |                                                                  |                                         | I think it's the same as everything above                                                                      |                                        |      |         |                    |      |
|    | Out of<br>order                             | Send transfers with ID's and make<br>sure OOO is working as expected                                                                      | this is more<br>important                                                | Set different BID's                                              | Rand<br>stimulus                        | as everything above<br>but now I need to<br>check ID's                                                         | Cover point                            |      |         | 1                  | 100  |
|    |                                             |                                                                                                                                           |                                                                          |                                                                  |                                         | Depending on IP                                                                                                |                                        |      |         |                    |      |
|    | Read and<br>Write to<br>the same<br>address | Send read and write at the same                                                                                                           | N/A                                                                      | randomize such<br>that ARADDR and<br>AWADRR are equal            | Rand<br>stimulus                        | either the read or<br>write will stall and<br>one will occur before<br>the other                               | Cover Point                            |      |         | ,                  | 100  |
| -1 |                                             | , 224, 555                                                                                                                                |                                                                          | o oquat                                                          | .au3                                    |                                                                                                                |                                        |      |         | 1                  | 100  |